資料介紹
The SLGU877 is a PLL based zero delay buffer designed for 1.7V to 1.9V VDD operating range. The differential
clock input pair (CLK/ CLK) is distributed to 10 differential output pairs (Y[0:9]/ Y[0:9]) and one differential
feedback pair (FBOUT/ FBOUT). All output pairs are controlled by: (CLK/ CLK) inputs, (FBIN/
FBIN) inputs, OS,OE inputs, and analog VDD supply pin (AVDD).
OS input is a program pin that must be tied to GND or VDD. With OS= high and OE driven low, all outputs
except for (FBOUT/ FBOUT) are disabled to low (LZ).
With OS= low and OE driven low, all outputs except for (Y7/ Y7, FBOUT/ FBOUT) are disabled to low (LZ).
It leaves (Y7/ Y7) free running in addition to (FBOUT/ FBOUT).
Setting both CLK and CLK to logic low is used to put the device in a low power state. The PLL is turned
off, input receivers disabled, and all clock outputs are disabled to low (LZ). The PLL, inputs, and outputs
will power-on again after (CLK/ CLK) inputs have re-started as a differential signal. For power-on, it is necessary
to wait the stabilization time (TL) for the PLL to achieve lock of the feedback input pair (FBIN/ FBIN)
to the clock input pair (CLK/ CLK).
When the AVDD pin is grounded, (CLK/ CLK) bypasses the PLL, and is presented to the output pairs. This
mode is intended for testing purposes.The CLK/CLK inputs should be activated after VDDQ/AVDD power.
The SLGU877 is optimized for minimum timing skews and tracks spread spectrum input clocking for EMI
reduction.
clock input pair (CLK/ CLK) is distributed to 10 differential output pairs (Y[0:9]/ Y[0:9]) and one differential
feedback pair (FBOUT/ FBOUT). All output pairs are controlled by: (CLK/ CLK) inputs, (FBIN/
FBIN) inputs, OS,OE inputs, and analog VDD supply pin (AVDD).
OS input is a program pin that must be tied to GND or VDD. With OS= high and OE driven low, all outputs
except for (FBOUT/ FBOUT) are disabled to low (LZ).
With OS= low and OE driven low, all outputs except for (Y7/ Y7, FBOUT/ FBOUT) are disabled to low (LZ).
It leaves (Y7/ Y7) free running in addition to (FBOUT/ FBOUT).
Setting both CLK and CLK to logic low is used to put the device in a low power state. The PLL is turned
off, input receivers disabled, and all clock outputs are disabled to low (LZ). The PLL, inputs, and outputs
will power-on again after (CLK/ CLK) inputs have re-started as a differential signal. For power-on, it is necessary
to wait the stabilization time (TL) for the PLL to achieve lock of the feedback input pair (FBIN/ FBIN)
to the clock input pair (CLK/ CLK).
When the AVDD pin is grounded, (CLK/ CLK) bypasses the PLL, and is presented to the output pairs. This
mode is intended for testing purposes.The CLK/CLK inputs should be activated after VDDQ/AVDD power.
The SLGU877 is optimized for minimum timing skews and tracks spread spectrum input clocking for EMI
reduction.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- 3V轉1.8V三極管穩壓IC
- 5V轉3.3V,3V,1.8V電路2A規格書
- 3.3V轉1.8V 3V轉1.8V穩壓降壓芯片
- 14/12位1.8V單ADC
- 從 1.8V 到 USB 的多軌電壓轉換和管理
- LTC3887 Demo Circuit - High Efficiency Dual 500kHz 3.3V/1.8V Step-Down Converter (6-24V to 3.3V & 1.8V @ 15A)
- LT3020-1.8 Demo Circuit - VLDO Regulator (2.1-10V to 1.8V @ 100mA)
- 5V和3.7V降壓到1.8V的芯片選型方案詳細說明 13次下載
- 5V和3.7V降壓到1.8V的芯片和LDO方案免費下載 25次下載
- 3.3V和3V降壓到1.8V的芯片和LDO方案說明 24次下載
- 5V和3.7V轉1.8V的芯片選型方案免費下載 40次下載
- AIC1187,pdf,datasheet
- ISL54503 pdf datasheet (+1.8V
- ISL98012 pdf datasheet (1.8V I
- SLGU877.pdf(pcie clock buffer)
- 1.0 1.8V VCC電源靜電保護方案 604次閱讀
- 1.8V/2.5V/3.3V信號保護方案 1400次閱讀
- PGS152 IC主要有哪些特點 1384次閱讀
- 如何實現電平轉換,多種方法 1.2w次閱讀
- Zynq的電源上電順序 1.2w次閱讀
- 微雪電子PL2303USB轉UART簡介 2472次閱讀
- 微雪電子PL2303(micro) USB轉UART介紹 3032次閱讀
- 微雪電子PL2303 (mini) USB轉UART介紹 2169次閱讀
- 微雪電子Open16F877A PIC開發板簡介 2217次閱讀
- 微雪電子Open16F877A PIC開發板簡介 2255次閱讀
- 微雪電子Open16F877A PIC開發板簡介 1641次閱讀
- 三列3.3V電平與5V電平的轉換電路分享 3w次閱讀
- AMS1117穩壓電路圖(1.2v、1.8v、3.3v、5v) 20.7w次閱讀
- mcu失效的原因有哪些? 7623次閱讀
- 幾款經典簡單的聲卡話筒功放電路分析 7.2w次閱讀
下載排行
本周
- 1常用電子元器件集錦
- 1.72 MB | 24480次下載 | 免費
- 2EMC電路設計工程師必備的EMC基礎
- 0.42 MB | 6次下載 | 2 積分
- 3低壓降肖特基整流管SR340L數據手冊
- 0.78 MB | 2次下載 | 免費
- 4ssd1306單片 CMOS OLED/PLED 驅動芯片中文手冊
- 1.66 MB | 2次下載 | 1 積分
- 5CPCI6310型復合視頻采集板資料
- 0.04 MB | 1次下載 | 免費
- 6W25X16W25X32\W25X64 數據手冊
- 1.02 MB | 1次下載 | 1 積分
- 7LESD3Z5.0C系列 SOD-323塑料封裝ESD保護二極管規格書
- 1.92 MB | 次下載 | 免費
- 8DFN2020-3L塑料封裝ESD保護二極管SD15VHHU系列規格書
- 1.12 MB | 次下載 | 免費
本月
- 1常用電子元器件集錦
- 1.72 MB | 24480次下載 | 免費
- 2三相逆變主電路的原理圖和PCB資料合集免費下載
- 27.35 MB | 111次下載 | 1 積分
- 3運算放大器基本電路中文資料
- 1.30 MB | 16次下載 | 免費
- 4蘋果iphone 11電路原理圖
- 4.98 MB | 11次下載 | 5 積分
- 5常用電子元器件介紹
- 3.21 MB | 10次下載 | 免費
- 6EMC電路設計工程師必備的EMC基礎
- 0.42 MB | 6次下載 | 2 積分
- 7QW2893應急燈專用檢測芯片
- 590.40 KB | 4次下載 | 免費
- 8相關協議信號總結
- 0.94 MB | 4次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935130次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關降壓/升壓雙向直流/直流轉換器 PCB layout 設計
- 1.48MB | 420064次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233089次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費下載
- 340992 | 191390次下載 | 10 積分
- 5十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183344次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81591次下載 | 10 積分
- 7Keil工具MDK-Arm免費下載
- 0.02 MB | 73816次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65989次下載 | 10 積分
評論